Yann Herklotz

Registered user since Wed 12 Jun 2019

Name:Yann Herklotz
Bio:

My research focuses on formalising the process of converting high-level programming language descriptions to correct hardware that is functionally equivalent to the input. This process is called high-level synthesis (HLS), and allows software to be turned into custom accelerators automatically, which can then be placed on field-programmable gate arrays (FPGAs). An implementation in the Coq theorem prover called Vericert can be found on Github.

Country:United Kingdom
Affiliation:Imperial College London
Personal website:https://yannherklotz.com
Research interests:Theorem Proving, High-Level Synthesis, Hardware

Contributions

ECOOP 2023 Committee Member in Artifact Evaluation Committee within the Artifacts-track
Committee Member in Extended Review Committee within the Research Papers-track
CPP 2023 Author of Mechanised Semantics for Gated Static Single Assignment within the CPP 2023-track
PLDI 2022 Committee Member in Artifact Evaluation Committee within the Research Artifacts-track
Author of (OOPSLA 2021) Formal verification of high-level synthesis within the SIGPLAN Track-track
CGO 2022 Committee Member in Artifact Evaluation Committee within the Artifact Evaluation-track
SPLASH 2021 Author of Formal Verification of High-Level Synthesis within the Posters-track
Author of Formal Verification of High-Level Synthesis within the OOPSLA-track
SPLASH 2020 Committee Member in Artifact Evaluation Committee within the OOPSLA Artifacts-track